Low Power & Process Variation Resistant SRAM Design Using Process Tracking & VTCMOS

dc.contributor.authorSharma, Tanuj
dc.contributor.supervisorChatterjee, Arun Kumar
dc.date.accessioned2016-08-05T10:56:53Z
dc.date.available2016-08-05T10:56:53Z
dc.date.issued2016-08
dc.descriptionMaster of Technology-VLSIen_US
dc.description.abstractIn the light of exponentially increasing number of microprocessor based devices like smartphones, tablets, laptops and Internet of Things (IoT) devices, reducing power consumption of portable device is major area of interest. Static Random Access Memory (SRAM) is an integral part of a System On Chip(SOC) and consumes a significant area on the die. Thus reducing power consumption is an indispensable part of SRAM design for portable devices. Another concern for SRAM design is increased process variability in deep sub-micron technology. Process variations not only make SRAM functionally fail in form of read/write errors but also leads to increased power dissipation in faster process corners. This thesis presents the concept of dynamically identifying the operating process condition of the integrated circuit and implement the corrective measures by using Variable Threshold Complementary Metal Oxide Semiconductor (VTCMOS) scheme to 6-Transistor SRAM (6TSRAM) cell. A ring oscillator is used as process sensor that operates at a frequency which is characteristic of a particular process corner. A digital circuit called process decoder has been designed which reads the operating process corner from the process sensor. It identifies the process corner of the SRAM cell and generates a control signal which is fed to the voltage control block. The voltage control block provides the body bias voltage for the NMOS transistors of the SRAM cell. This setup results in reduced power dissipation and enhanced resistance to process variations.en_US
dc.identifier.urihttp://hdl.handle.net/10266/4022
dc.language.isoenen_US
dc.publisherECEDen_US
dc.subjectSRAM Cellen_US
dc.subjectVTCMOSen_US
dc.subjectAdaptive body biasingen_US
dc.subjectProcess variationen_US
dc.subjectProcess trackingen_US
dc.titleLow Power & Process Variation Resistant SRAM Design Using Process Tracking & VTCMOSen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
4022.pdf
Size:
2.16 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
2.03 KB
Format:
Item-specific license agreed upon to submission
Description: