FPGA Implementation of Efficient Modified Booth Wallace Multiplier
| dc.contributor.author | Kaur, Simran | |
| dc.contributor.supervisor | Bansal, Manu | |
| dc.date.accessioned | 2012-01-03T10:46:35Z | |
| dc.date.available | 2012-01-03T10:46:35Z | |
| dc.date.issued | 2011-08-23 | |
| dc.description | M.Tech. (VLSI Design and CAD) | en |
| dc.description.abstract | The multiplication operation is present in many parts of a digital system or digital computer, most notably in signal processing, graphics and scientific computation. With advances in technology, various techniques have been proposed to design multipliers, which offer high speed, low power consumption and lesser area. Thus making them suitable for various high speed, low power compact VLSI implementations. These three parameters i.e. power, area and speed are always traded off. This thesis work is devoted for the design of a low power high-speed Booth Wallace multiplier and its implementation on reconfigurable hardware. For arithmetic multiplication, various multiplication architectures like array multiplier, Booth multiplier, Wallace tree multiplier and Booth Wallace multiplier have been thoroughly discussed. It has been found that Booth Wallace multiplier is most efficient among all, giving optimum delay, power and area for multiplication. Low power modified Booth recoder and pipelining techniques have been used to reduce power and delay. Further, the VHDL coding of Booth Wallace multiplier for 8x8 bit, 16x16 bit and 32x32 bit multiplication and their FPGA implementation by Xilinx Synthesis Tool on Spartan 3E kit have been done. The output has been displayed on LCD of Spartan 3E kit. The synthesis results show that the computation time for calculating the product of 8x8 bit is 8.78 ns, while for the product of 16x16 bit is 10.13 ns and 32x32 bit is 13.38ns. | en |
| dc.format.extent | 2109673 bytes | |
| dc.format.mimetype | application/pdf | |
| dc.identifier.uri | http://hdl.handle.net/10266/1683 | |
| dc.language.iso | en | en |
| dc.subject | Array multiplier | en |
| dc.subject | Booth wallace multiplier | en |
| dc.title | FPGA Implementation of Efficient Modified Booth Wallace Multiplier | en |
| dc.type | Thesis | en |
