Analytical Drain Current Model of Fully Depleted Silicon-On-Insulator MOSFET with Back-Gate Control

dc.contributor.authorGupta, Anjali Kumari
dc.contributor.supervisorChatterjee, Arun Kumar
dc.date.accessioned2017-08-18T08:32:21Z
dc.date.available2017-08-18T08:32:21Z
dc.date.issued2017-08-18
dc.descriptionMaster of Technology -VLSI Designen_US
dc.description.abstractSOI (Silicon-On-Insulator) technology has been acquiring a bundle of alertness and exercise in the integrated chip, and the portent of CMOS technology from a long decade while offering the superior performance with enhanced speed of operation and lowering the SCEs for sub-micron devices application in electronic industries. Recently, studies engross their concentration on Fully Depleted (FD) - SOI device due to their higher scalability relative to CMOS bulk technology and various new structures based on engineering techniques have been proposed. One of them is to design the model of an FDSOI with high k-dielectric material and with metal gate technology came into limelight for enhancing high drive current ratio. In this thesis, firstly on the basis of device physics the value of surface potential, threshold voltage and Electric field for an asymmetrical FDSOI MOSFET is derived by using 2-D Poisson equations, then by using charge-sheet based model the drain current for the device has evaluated. The model discussed the device operation of back-gate controlling the threshold voltage of the front-gate for all the region of operations that is Accumulation, Depletion or Inversion, and also the influence of buried oxide thickness, doping concentration on threshold voltage with respect to back-gate biasing has depicted. Then transfer characteristics have been examined while varying the back-gate voltage at different Drain-voltage and buried-Oxide Thickness. Simulation of the device has been performed using TCAD Co-genda tool. Results of an Analytical Model have reflected the similar agreement when compared with published and simulation results.en_US
dc.identifier.urihttp://hdl.handle.net/10266/4703
dc.language.isoenen_US
dc.subjectFully Depleted(FD)SOIen_US
dc.subjectBack-gate biasen_US
dc.subjectHigh-K dielectricen_US
dc.subjectBackplaneen_US
dc.subjectSOI Technologyen_US
dc.titleAnalytical Drain Current Model of Fully Depleted Silicon-On-Insulator MOSFET with Back-Gate Controlen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
4703.pdf
Size:
1.68 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
2.03 KB
Format:
Item-specific license agreed upon to submission
Description: