Pre Silicon RTL Verification of Mixed Signal IPs through Real Value Modelling

dc.contributor.authorSharma, Pallavi
dc.contributor.supervisorAgarwal, Alpana
dc.date.accessioned2018-08-09T11:39:03Z
dc.date.available2018-08-09T11:39:03Z
dc.date.issued2018-08-09
dc.descriptionM.Tech. (VLSI Design)en_US
dc.description.abstractValidation remains an unavoidable, yet truly difficult and prolonged part of Intellectual Property (IP) configuration and manufacture process. With shortening timelines and expanding time-to-market necessity, IP producing houses are compelled to put more resources into validation. Hence validation remains an indispensable and essential period of today's IP design and integration procedure. Validation techniques can be partitioned into two stages: pre-silicon validation and post-silicon validation. Pre-silicon validation refers to validation activities that has been performed on a simulation or emulation model prior to fabrication of actual silicon. Pre-silicon validation verifies the correctness and efficiency of the design. Verification of Mixed Signal IP has been always a major point of concern. Though Mixed Signal IP have both analog as well as digital part, verifying them individually have become a tedious task. For modern IP, a technique which provide fast solution for verification in pre-silicon stage is necessary. The verification has been done at pre-silicon stage to make post silicon stage bug free. Because verifying a design at post silicon stage takes a lot time and costly re-spin process. As time to market has become a crucial factor, a solution must be there with a verifying IP having both analog and digital block with checking behavior of analog block in a real manner. Verification of analog blocks have been done in digital environment which make simulation faster and get better performance. A methodology for verifying analog and mixed signal IP has been implemented through real value modelling. In this method, an analog block behavior has been cloned in a digital environment. This real value modelling has been done with the help of hardware verification language such as System Verilog with OVM methodology.en_US
dc.description.sponsorshipElectronics and Communication Engineering Department and INTEL Technology Pvt. Ltd.en_US
dc.identifier.urihttp://hdl.handle.net/10266/5199
dc.language.isoenen_US
dc.subjectReal value modellingen_US
dc.subjectPCIeen_US
dc.subjectEqualizationen_US
dc.subjectLoopbacken_US
dc.titlePre Silicon RTL Verification of Mixed Signal IPs through Real Value Modellingen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
PALLAVI_VLSI_FINAL_THESIS(601662012).pdf
Size:
4.1 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
2.03 KB
Format:
Item-specific license agreed upon to submission
Description: