Digital Phase Locked Loop Interface Design
| dc.contributor.author | Saini, Pravesh Kumar | |
| dc.contributor.supervisor | Wadhwa, Sanjay Kumar | |
| dc.contributor.supervisor | Agarwal, Ravinder | |
| dc.date.accessioned | 2007-03-01T10:34:19Z | |
| dc.date.available | 2007-03-01T10:34:19Z | |
| dc.date.issued | 2007-03-01T10:34:19Z | |
| dc.description.abstract | The report presents the implementation of Digital Phase Locked Loop (DPLL) Interface Design to configure the DPLL. The ASIC design methodology is used to implement this interfacing module. The flow can improve the design performance and still preserve the efficiency of the standard ASIC design flow. A typical ASIC design flow is composed of two phases. A first phase is called the front end, in which the synthesis from a hardware description language and/or schematic capture is performed, followed by time and area optimization. This is the logic design step, and it is made as much technology independent as possible. The second phase, called the back end, is the physical design of the circuit; it consists of the placement of all of the components on the core, followed by the routing of the power and signal wires. Obviously, this phase is strongly technology dependent. The hand-crafted fullycustom application-specific integrated circuit (ASIC) design methodology usually deliveries chips with lower power consumption, 5 to 8 times higher speed and more compacted chip layouts than conventional standard ASIC design method. On the other hand, automatic standard ASIC design flow enables more efficient design process. Based on pre-characterized and silicon verified standard cells, the emerging of design automation technology enables standard ASIC have many advantages over full custom designs, such as fast-turn-around time, less design resource requirement, especially human resources, easy for technology migration, high productivity, and thus low price. | en |
| dc.description.sponsorship | Department Of Electronics and Communication Engineering,Thapar Institute of Engineering and Technology,Patiala. | en |
| dc.format.extent | 965402 bytes | |
| dc.format.mimetype | application/pdf | |
| dc.identifier.uri | http://hdl.handle.net/123456789/119 | |
| dc.language.iso | en | en |
| dc.subject | Phase Locked Loop | en |
| dc.subject | Asic Design Flow | en |
| dc.subject | Voltage Controlled Oscillator | en |
| dc.subject | Digital Phase Detector | en |
| dc.title | Digital Phase Locked Loop Interface Design | en |
| dc.type | Thesis | en |
