FPGA based multiplication using MUX and Vedic Multiplier

dc.contributor.authorChoudhary, Rakhi
dc.contributor.supervisorKumar, Sukhwinder
dc.date.accessioned2014-08-22T11:34:12Z
dc.date.available2014-08-22T11:34:12Z
dc.date.issued2014-08-22T11:34:12Z
dc.descriptionMT, ECEDen
dc.description.abstractMost of the algorithms which are used in DSP, image and video processing, computer graphics, vision and high performance supercomputing applications require multiplication and matrix operation as the kernel operation. In this dissertation, we propose Efficient FPGA based matrix multiplication using MUX and Vedic multiplier. The 2x2, 3x2 and 3x3 MUX based multipliers are designed. The basic lower order MUX based multipliers are used to design higher order MxN multipliers with a concept of UrdhvaTiryakbyham Vedic approach. The proposed multiplier is used for image processing applications. It is observed that the device utilization and combinational delay are less in the proposed architecture compared to existing architectures. In this thesis we explore and analyse all the previous work on Floating Point Multiplication. The objective is to design a 32-bit single precision floating point multiplier operating on IEEE 754 standard floating point representations. Second objective is to model the behaviour of floating point multiplier design using VHDL.en
dc.format.extent1621765 bytes
dc.format.mimetypeapplication/pdf
dc.identifier.urihttp://hdl.handle.net/10266/3027
dc.language.isoen_USen
dc.subjectFPGAen
dc.subjectVEDICen
dc.subjectCLAen
dc.subjectRCAen
dc.titleFPGA based multiplication using MUX and Vedic Multiplieren
dc.typeThesisen

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
3027.pdf
Size:
1.55 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Item-specific license agreed upon to submission
Description: