Verification of Row Voltage Control Block In the NAND Flash Memory

dc.contributor.authorThakur, Jyoti
dc.contributor.supervisorSingh, Urvinder
dc.date.accessioned2019-10-23T09:14:58Z
dc.date.available2019-10-23T09:14:58Z
dc.date.issued2019-10-23
dc.description.abstractThe correctness of a digital circuit is an important consideration in the design of digital systems. Given the extremely high and increasing costs of manufacturing microchips, the consequences of flaws getting unnoticed in system designs until after the production phase, would be very expensive. At the same time, RTL verification is still one the most challenging activities in digital system development. Different methodologies such as UVM are now majorly used for verification because of the reusability of the components in verification environment. In this project work, verification of “Row Voltage Control” module inside NAND Flash memory is done. Testing is said to have completed once 100% coverage is attained. Functional coverage model is plugged to DUT along with UVM test bench and checked for 100% coverage in “Row Voltage Control”block.en_US
dc.identifier.urihttp://hdl.handle.net/10266/5879
dc.language.isoenen_US
dc.subjectRTL verificationen_US
dc.subjectRow Voltage Controlen_US
dc.subjectNAND Flash memoryen_US
dc.titleVerification of Row Voltage Control Block In the NAND Flash Memoryen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
601672009_JYOTI_THAKUR.pdf
Size:
2.63 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
2.03 KB
Format:
Item-specific license agreed upon to submission
Description: