FPGA Implementation of IEEE 754 Standard Based Arithmetic Unit for Floating Point Numbers
Loading...
Authors
Journal Title
Journal ISSN
Volume Title
Publisher
Abstract
Arithmetic circuits form an important class of circuits in digital systems. With the
remarkable progress in the very large scale integration (VLSI) circuit technology, many
complex circuits, unthinkable yesterday have become easily realizable today. Algorithms
that seemed impossible to implement now have attractive implementation possibilities for
the future. This means that not only the conventional computer arithmetic methods, but
also the unconventional ones are worth investigation in new designs.
In this thesis an arithmetic unit based on IEEE standard for floating point numbers has
been implemented on Spartan3E FPGA Board. The arithmetic unit implemented has a 32-
bit processing unit which allows various arithmetic operations such as, Addition,
Subtraction, Multiplication, Division and Square Root, on floating point numbers. Each
operation can be selected by a particular operation code. Synthesis of the unit for the
FPGA board has been done using XILINX-ISE.
Description
M.Tech. (VLSI Design and CAD)
