Verification of I3C Slave Controller
| dc.contributor.author | Singh, Inderpreet | |
| dc.contributor.supervisor | Tyagi, Sudhanshu | |
| dc.contributor.supervisor | Agarwal, Mayank | |
| dc.contributor.supervisor | Mishra, Archana | |
| dc.date.accessioned | 2025-08-04T09:01:14Z | |
| dc.date.available | 2025-08-04T09:01:14Z | |
| dc.date.issued | 2025-08-04 | |
| dc.description.abstract | The major project undertaken was regarding the Verification of I3C Slave Controller. This paper presents a comprehensive approach to the design and functional verification of I3C (Improved Inter-Integrated Circuit), a communication interface that addresses the limitations of traditional I2C and SPI protocols. The design phase includes the development of a UVM testbench for verification of I3c Slave Controller. A detailed verification framework is employed, incorporating both simulation-based testing and hardware validation to ensure compliance with the I3C specification. Functional verification focuses on main aspects such as data integrity, timing accuracy, and error handling under various operating conditions. Through extensive testing, the design shows improved data rates, reduced power consumption, and enhanced device addressing capabilities. The results affirm the successful implementation of I3C Protocol, paving the way for its adoption in next-generation applications across consumer electronics, automotive systems, and IoT devices. This work provides a foundational reference for engineers in the design and verification of I3C interfaces, highlighting best practices and potential challenges in real world applications. | en_US |
| dc.identifier.uri | http://hdl.handle.net/10266/7057 | |
| dc.language.iso | en | en_US |
| dc.subject | I3C Controller | en_US |
| dc.subject | Communication Interface | en_US |
| dc.subject | I2C Protocol | en_US |
| dc.subject | Communication Protocol | en_US |
| dc.subject | System Verilog | en_US |
| dc.title | Verification of I3C Slave Controller | en_US |
| dc.type | Thesis | en_US |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- 602362012_Inderpreet_MTech Thesis.pdf
- Size:
- 2.41 MB
- Format:
- Adobe Portable Document Format
- Description:
License bundle
1 - 1 of 1
Loading...
- Name:
- license.txt
- Size:
- 2.03 KB
- Format:
- Item-specific license agreed upon to submission
- Description:
