VALIDATION OF STANDARD CELLS AND MEMORY DESIGNS

dc.contributor.authorTiwari, Rishi
dc.contributor.supervisorPatel, Sujit Kumar
dc.contributor.supervisorKumar, Pravindra
dc.date.accessioned2025-08-04T08:57:03Z
dc.date.available2025-08-04T08:57:03Z
dc.date.issued2025-08-04
dc.description.abstractIn the realm of semiconductor design, standard cells are the fundamental building blocks used to create complex digital circuits. These cells, which include basic logic gates, flip-flops, and other essential components, are meticulously designed and characterized to ensure they meet specific performance, power, and area requirements. However, their role becomes even more crucial when integrated into memory designs, such as SRAM, DRAM, and Flash, where precision and reliability are paramount. This report explores the methodologies and tools used for the validation of standard cells and memory designs. It addresses the critical need for comprehensive methodologies that efficiently validate these cells to ensure they meet necessary performance, power, and area requirements. The research highlights the challenges faced in achieving the desired efficiency and reliability of memory units, which are essential for the overall performance of electronic devices. The proposed research approach encompasses multiple methodologies and tools, including RTL generation, simulation, synthesis, post-synthesis simulation, Design for Testability (DFT) insertion, post-DFT simulation, and Automatic Test Pattern Generation (ATPG). By integrating these techniques, the research aims to enhance the reliability and performance of memory units in electronic devices. Despite significant advancements, several research gaps remain, such as the limited scope of existing methods, lack of standardization, and inadequate tools for integration. Addressing these gaps is crucial for guiding future research efforts and developing more robust methodologies and tools. The objectives of this research are to develop advanced methodologies for the validation of standard cells, implement rigorous validation processes, and integrate with other designs and validation techniques to create a comprehensive framework that enhances the reliability and efficiency standard cells and memory designs.en_US
dc.identifier.urihttp://hdl.handle.net/10266/7056
dc.language.isoenen_US
dc.subjectMemoryen_US
dc.subjectStandard Cellen_US
dc.subjectValidationen_US
dc.subjectFunctional Verificationen_US
dc.subjectRTL Designen_US
dc.titleVALIDATION OF STANDARD CELLS AND MEMORY DESIGNSen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Rishi Tiwari-602362028.pdf
Size:
1.62 MB
Format:
Adobe Portable Document Format
Description:
M. Tech Thesis

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
2.03 KB
Format:
Item-specific license agreed upon to submission
Description: