Please use this identifier to cite or link to this item: http://hdl.handle.net/10266/1867
Title: Design of a Low Power, 8-Bit, 5MS/s Digital to Analog Converter for Successive Approximation ADC
Authors: Kaur, Amandeep
Supervisor: Agarwal, Alpana
Keywords: Digital to Analog converter(DAC);analog to digital converter (ADC);successive approximation register(SAR);SAR;ADC
Issue Date: 17-Aug-2012
Abstract: DAC occupying small area capable of high resolution is of use in many applications. A monotonic DAC always has an increasing analog output with increasing digital input. Here, a switched capacitor DAC is presented that exhibits monotonicity while occupying a small area. The proposed DAC starts its conversion from MSB instead of the traditional approach of starting from LSB making it suitable for use in cyclic or successive approximation ADCs. The DAC samples the reference voltage only once and transfers appropriate charge to an output capacitor. Some issues relevant to the design and their possible solutions are presented. DAC is designed for 8-bit resolution. Sampling speed is chosen to be 5MS/s and main emphasis is on low power. This DAC consumes power in the order of microwatts. Switched capacitor DAC is designed and simulated in CadenceR Virtuoso Analog Design Environment using UMC 180nm technology to validate its performance. Layout of op-amp and DAC is made in CadenceR Virtuoso Layout XL Environment.
Description: Master of Technology (VLSI Design)
URI: http://hdl.handle.net/10266/1867
Appears in Collections:Masters Theses@ECED

Files in This Item:
File Description SizeFormat 
1867.pdf2.3 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.