Please use this identifier to cite or link to this item: http://hdl.handle.net/10266/1629
Full metadata record
DC FieldValueLanguage
dc.contributor.supervisorBansal, Manu-
dc.contributor.authorKumar, Naveen-
dc.date.accessioned2011-12-14T07:53:57Z-
dc.date.available2011-12-14T07:53:57Z-
dc.date.issued2011-09-07-
dc.identifier.urihttp://hdl.handle.net/10266/1629-
dc.descriptionM.Tech. (VLSI Design and CAD)en
dc.description.abstractThe addition and multiplication of two binary numbers is the fundamental and most often used arithmetic operation in microprocessors, digital signal processors, and data-processing application-specific integrated circuits. At the heart of data-path and addressing units in turn are arithmetic units, such as comparators, adders, and multipliers. Since multiplication dominates the execution time of most DSP algorithms, so there is a need of high speed multiplier. Thesis starts with the study of different adder architectures like Carry Chain Adder, Carrylook Ahead Adder, Carry Select Adder and Carry Skip Adder for different operand size like 4-bit,8-bit, 16-bit,32-bit and 64-bit, simulated and synthesized on FPGA using Xilinx ISE and Synopsys Design Compiler. On the basis of their synthesized results, one of the adder which have less delay and minimum area (Carry Select Adder) is chosen. A 32-bit Pipelined Booth Wallace MAC Unit is designed in which the multiplication is done using the Modified Booth Wallace Multiplier and in the final stage addition of multiplier and in accumulator the Carry Select Adder is used and the pipelining is done in the Booth Multiplier and Wallace Tree. To check and verify its functionality on FPGA, LCD and Keyboard interfacing also has been done. This 32-bit pipelined Booth Wallace MAC described in VHDL and synthesized the circuit using 90 nm standard cell library on FPGA and Design Compiler. This MAC has higher speed than conventional or non pipelined Booth Wallace MAC.en
dc.format.extent2415835 bytes-
dc.format.mimetypeapplication/pdf-
dc.language.isoenen
dc.subjectMultiply and Accumulatoren
dc.subjectAdderen
dc.subjectFPGAen
dc.subjectSynop Design Compileren
dc.titleDesign and Implementation of 32-Bit High Speed Booth Wallace MAC Uniten
dc.typeThesisen
Appears in Collections:Masters Theses@ECED

Files in This Item:
File Description SizeFormat 
Naveen Kumar(600961012).pdf2.36 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.